CMSIS2000  0.0.7
 Указатель Структуры данных Файлы Функции Переменные Определения типов Перечисления Элементы перечислений Макросы Группы Страницы
ARMCM0.h
См. документацию.
1 /**************************************************************************//**
2  * @file ARMCM0.h
3  * @brief CMSIS Core Peripheral Access Layer Header File for
4  * ARMCM0 Device Series
5  * @version V1.07
6  * @date 30. January 2012
7  *
8  * @note
9  * Copyright (C) 2012 ARM Limited. All rights reserved.
10  *
11  * @par
12  * ARM Limited (ARM) is supplying this software for use with Cortex-M
13  * processor based microcontrollers. This file can be freely distributed
14  * within development tools that are supporting such ARM based processors.
15  *
16  * @par
17  * THIS SOFTWARE IS PROVIDED "AS IS". NO WARRANTIES, WHETHER EXPRESS, IMPLIED
18  * OR STATUTORY, INCLUDING, BUT NOT LIMITED TO, IMPLIED WARRANTIES OF
19  * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE APPLY TO THIS SOFTWARE.
20  * ARM SHALL NOT, IN ANY CIRCUMSTANCES, BE LIABLE FOR SPECIAL, INCIDENTAL, OR
21  * CONSEQUENTIAL DAMAGES, FOR ANY REASON WHATSOEVER.
22  *
23  ******************************************************************************/
24 
25 #ifndef ARMCM0_H
26 #define ARMCM0_H
27 
28 #ifdef __cplusplus
29 extern "C" {
30 #endif
31 
32 
33 /* ------------------------- Interrupt Number Definition ------------------------ */
34 
35 typedef enum IRQn
36 {
37 /* ------------------- Cortex-M0 Processor Exceptions Numbers ------------------- */
38  NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */
39  HardFault_IRQn = -13, /*!< 3 HardFault Interrupt */
40 
41 
42 
43  SVCall_IRQn = -5, /*!< 11 SV Call Interrupt */
44 
45  PendSV_IRQn = -2, /*!< 14 Pend SV Interrupt */
46  SysTick_IRQn = -1, /*!< 15 System Tick Interrupt */
47 
48 /* ---------------------- ARMCM0 Specific Interrupt Numbers --------------------- */
49  WDT_IRQn = 0, /*!< Watchdog Timer Interrupt */
50  RTC_IRQn = 1, /*!< Real Time Clock Interrupt */
51  TIM0_IRQn = 2, /*!< Timer0 / Timer1 Interrupt */
52  TIM2_IRQn = 3, /*!< Timer2 / Timer3 Interrupt */
53  MCIA_IRQn = 4, /*!< MCIa Interrupt */
54  MCIB_IRQn = 5, /*!< MCIb Interrupt */
55  UART0_IRQn = 6, /*!< UART0 Interrupt */
56  UART1_IRQn = 7, /*!< UART1 Interrupt */
57  UART2_IRQn = 8, /*!< UART2 Interrupt */
58  UART4_IRQn = 9, /*!< UART4 Interrupt */
59  AACI_IRQn = 10, /*!< AACI / AC97 Interrupt */
60  CLCD_IRQn = 11, /*!< CLCD Combined Interrupt */
61  ENET_IRQn = 12, /*!< Ethernet Interrupt */
62  USBDC_IRQn = 13, /*!< USB Device Interrupt */
63  USBHC_IRQn = 14, /*!< USB Host Controller Interrupt */
64  CHLCD_IRQn = 15, /*!< Character LCD Interrupt */
65  FLEXRAY_IRQn = 16, /*!< Flexray Interrupt */
66  CAN_IRQn = 17, /*!< CAN Interrupt */
67  LIN_IRQn = 18, /*!< LIN Interrupt */
68  I2C_IRQn = 19, /*!< I2C ADC/DAC Interrupt */
69  CPU_CLCD_IRQn = 28, /*!< CPU CLCD Combined Interrupt */
70  UART3_IRQn = 30, /*!< UART3 Interrupt */
71  SPI_IRQn = 31, /*!< SPI Touchscreen Interrupt */
72 } IRQn_Type;
73 
74 
75 /* ================================================================================ */
76 /* ================ Processor and Core Peripheral Section ================ */
77 /* ================================================================================ */
78 
79 /* -------- Configuration of the Cortex-M4 Processor and Core Peripherals ------- */
80 #define __CM0_REV 0x0000 /*!< Core revision r0p0 */
81 #define __MPU_PRESENT 0 /*!< MPU present or not */
82 #define __NVIC_PRIO_BITS 2 /*!< Number of Bits used for Priority Levels */
83 #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */
84 
85 #include <core_cm0.h> /* Processor and core peripherals */
86 #include "system_ARMCM0.h" /* System Header */
87 
88 
89 /* ================================================================================ */
90 /* ================ Device Specific Peripheral Section ================ */
91 /* ================================================================================ */
92 
93 /* ------------------- Start of section using anonymous unions ------------------ */
94 #if defined(__CC_ARM)
95  #pragma push
96  #pragma anon_unions
97 #elif defined(__ICCARM__)
98  #pragma language=extended
99 #elif defined(__GNUC__)
100  /* anonymous unions are enabled by default */
101 #elif defined(__TMS470__)
102 /* anonymous unions are enabled by default */
103 #elif defined(__TASKING__)
104  #pragma warning 586
105 #else
106  #warning Not supported compiler type
107 #endif
108 
109 
110 
111 /* ================================================================================ */
112 /* ================ CPU FPGA System (CPU_SYS) ================ */
113 /* ================================================================================ */
114 typedef struct
115 {
116  __I uint32_t ID; /* Offset: 0x000 (R/ ) Board and FPGA Identifier */
117  __IO uint32_t MEMCFG; /* Offset: 0x004 (R/W) Remap and Alias Memory Control */
118  __I uint32_t SW; /* Offset: 0x008 (R/ ) Switch States */
119  __IO uint32_t LED; /* Offset: 0x00C (R/W) LED Output States */
120  __I uint32_t TS; /* Offset: 0x010 (R/ ) Touchscreen Register */
121  __IO uint32_t CTRL1; /* Offset: 0x014 (R/W) Misc Control Functions */
122  uint32_t RESERVED0[2];
123  __IO uint32_t CLKCFG; /* Offset: 0x020 (R/W) System Clock Configuration */
124  __IO uint32_t WSCFG; /* Offset: 0x024 (R/W) Flash Waitstate Configuration */
125  __IO uint32_t CPUCFG; /* Offset: 0x028 (R/W) Processor Configuration */
126  uint32_t RESERVED1[3];
127  __IO uint32_t BASE; /* Offset: 0x038 (R/W) ROM Table base Address */
128  __IO uint32_t ID2; /* Offset: 0x03C (R/W) Secondary Identification Register */
130 
131 
132 /* ================================================================================ */
133 /* ================ DUT FPGA System (DUT_SYS) ================ */
134 /* ================================================================================ */
135 typedef struct
136 {
137  __I uint32_t ID; /* Offset: 0x000 (R/ ) Board and FPGA Identifier */
138  __IO uint32_t PERCFG; /* Offset: 0x004 (R/W) Peripheral Control Signals */
139  __I uint32_t SW; /* Offset: 0x008 (R/ ) Switch States */
140  __IO uint32_t LED; /* Offset: 0x00C (R/W) LED Output States */
141  __IO uint32_t SEG7; /* Offset: 0x010 (R/W) 7-segment LED Output States */
142  __I uint32_t CNT25MHz; /* Offset: 0x014 (R/ ) Freerunning counter incrementing at 25MHz */
143  __I uint32_t CNT100Hz; /* Offset: 0x018 (R/ ) Freerunning counter incrementing at 100Hz */
145 
146 
147 /* ================================================================================ */
148 /* ================ Timer (TIM) ================ */
149 /* ================================================================================ */
150 typedef struct
151 {
152  __IO uint32_t Timer1Load; /* Offset: 0x000 (R/W) Timer 1 Load */
153  __I uint32_t Timer1Value; /* Offset: 0x004 (R/ ) Timer 1 Counter Current Value */
154  __IO uint32_t Timer1Control; /* Offset: 0x008 (R/W) Timer 1 Control */
155  __O uint32_t Timer1IntClr; /* Offset: 0x00C ( /W) Timer 1 Interrupt Clear */
156  __I uint32_t Timer1RIS; /* Offset: 0x010 (R/ ) Timer 1 Raw Interrupt Status */
157  __I uint32_t Timer1MIS; /* Offset: 0x014 (R/ ) Timer 1 Masked Interrupt Status */
158  __IO uint32_t Timer1BGLoad; /* Offset: 0x018 (R/W) Background Load Register */
159  uint32_t RESERVED0[1];
160  __IO uint32_t Timer2Load; /* Offset: 0x020 (R/W) Timer 2 Load */
161  __I uint32_t Timer2Value; /* Offset: 0x024 (R/ ) Timer 2 Counter Current Value */
162  __IO uint32_t Timer2Control; /* Offset: 0x028 (R/W) Timer 2 Control */
163  __O uint32_t Timer2IntClr; /* Offset: 0x02C ( /W) Timer 2 Interrupt Clear */
164  __I uint32_t Timer2RIS; /* Offset: 0x030 (R/ ) Timer 2 Raw Interrupt Status */
165  __I uint32_t Timer2MIS; /* Offset: 0x034 (R/ ) Timer 2 Masked Interrupt Status */
166  __IO uint32_t Timer2BGLoad; /* Offset: 0x038 (R/W) Background Load Register */
168 
169 
170 /* ================================================================================ */
171 /* ============== Universal Asyncronous Receiver / Transmitter (UART) ============= */
172 /* ================================================================================ */
173 typedef struct
174 {
175  __IO uint32_t DR; /* Offset: 0x000 (R/W) Data */
176  union {
177  __I uint32_t RSR; /* Offset: 0x000 (R/ ) Receive Status */
178  __O uint32_t ECR; /* Offset: 0x000 ( /W) Error Clear */
179  };
180  uint32_t RESERVED0[4];
181  __IO uint32_t FR; /* Offset: 0x018 (R/W) Flags */
182  uint32_t RESERVED1[1];
183  __IO uint32_t ILPR; /* Offset: 0x020 (R/W) IrDA Low-power Counter */
184  __IO uint32_t IBRD; /* Offset: 0x024 (R/W) Interger Baud Rate */
185  __IO uint32_t FBRD; /* Offset: 0x028 (R/W) Fractional Baud Rate */
186  __IO uint32_t LCR_H; /* Offset: 0x02C (R/W) Line Control */
187  __IO uint32_t CR; /* Offset: 0x030 (R/W) Control */
188  __IO uint32_t IFLS; /* Offset: 0x034 (R/W) Interrupt FIFO Level Select */
189  __IO uint32_t IMSC; /* Offset: 0x038 (R/W) Interrupt Mask Set / Clear */
190  __IO uint32_t RIS; /* Offset: 0x03C (R/W) Raw Interrupt Status */
191  __IO uint32_t MIS; /* Offset: 0x040 (R/W) Masked Interrupt Status */
192  __O uint32_t ICR; /* Offset: 0x044 ( /W) Interrupt Clear */
193  __IO uint32_t DMACR; /* Offset: 0x048 (R/W) DMA Control */
195 
196 
197 /* -------------------- End of section using anonymous unions ------------------- */
198 #if defined(__CC_ARM)
199  #pragma pop
200 #elif defined(__ICCARM__)
201  /* leave anonymous unions enabled */
202 #elif defined(__GNUC__)
203  /* anonymous unions are enabled by default */
204 #elif defined(__TMS470__)
205  /* anonymous unions are enabled by default */
206 #elif defined(__TASKING__)
207  #pragma warning restore
208 #else
209  #warning Not supported compiler type
210 #endif
211 
212 
213 
214 
215 /* ================================================================================ */
216 /* ================ Peripheral memory map ================ */
217 /* ================================================================================ */
218 /* -------------------------- CPU FPGA memory map ------------------------------- */
219 #define ARM_FLASH_BASE (0x00000000UL)
220 #define ARM_RAM_BASE (0x20000000UL)
221 #define ARM_RAM_FPGA_BASE (0x1EFF0000UL)
222 #define ARM_CPU_CFG_BASE (0xDFFF0000UL)
223 
224 #define ARM_CPU_SYS_BASE (ARM_CPU_CFG_BASE + 0x00000)
225 #define ARM_UART3_BASE (ARM_CPU_CFG_BASE + 0x05000)
226 
227 /* -------------------------- DUT FPGA memory map ------------------------------- */
228 #define ARM_APB_BASE (0x40000000UL)
229 #define ARM_AHB_BASE (0x4FF00000UL)
230 #define ARM_DMC_BASE (0x60000000UL)
231 #define ARM_SMC_BASE (0xA0000000UL)
232 
233 #define ARM_TIM0_BASE (ARM_APB_BASE + 0x02000)
234 #define ARM_TIM2_BASE (ARM_APB_BASE + 0x03000)
235 #define ARM_DUT_SYS_BASE (ARM_APB_BASE + 0x04000)
236 #define ARM_UART0_BASE (ARM_APB_BASE + 0x06000)
237 #define ARM_UART1_BASE (ARM_APB_BASE + 0x07000)
238 #define ARM_UART2_BASE (ARM_APB_BASE + 0x08000)
239 #define ARM_UART4_BASE (ARM_APB_BASE + 0x09000)
240 
241 
242 /* ================================================================================ */
243 /* ================ Peripheral declaration ================ */
244 /* ================================================================================ */
245 /* -------------------------- CPU FPGA Peripherals ------------------------------ */
246 #define ARM_CPU_SYS ((ARM_CPU_SYS_TypeDef *) ARM_CPU_SYS_BASE)
247 #define ARM_UART3 (( ARM_UART_TypeDef *) ARM_UART3_BASE)
248 
249 /* -------------------------- DUT FPGA Peripherals ------------------------------ */
250 #define ARM_DUT_SYS ((ARM_DUT_SYS_TypeDef *) ARM_DUT_SYS_BASE)
251 #define ARM_TIM0 (( ARM_TIM_TypeDef *) ARM_TIM0_BASE)
252 #define ARM_TIM2 (( ARM_TIM_TypeDef *) ARM_TIM2_BASE)
253 #define ARM_UART0 (( ARM_UART_TypeDef *) ARM_UART0_BASE)
254 #define ARM_UART1 (( ARM_UART_TypeDef *) ARM_UART1_BASE)
255 #define ARM_UART2 (( ARM_UART_TypeDef *) ARM_UART2_BASE)
256 #define ARM_UART4 (( ARM_UART_TypeDef *) ARM_UART4_BASE)
257 
258 
259 #ifdef __cplusplus
260 }
261 #endif
262 
263 #endif /* ARMCM0_H */